首页> 外文会议>2011 13th International Symposium on Integrated Circuits >A ΔΣ fractional-N PLL with fast Auto-Frequency Calibration for CMMB tuners
【24h】

A ΔΣ fractional-N PLL with fast Auto-Frequency Calibration for CMMB tuners

机译:用于CMMB调谐器的具有快速自动频率校准功能的ΔΣ小数N分频PLL

获取原文
获取原文并翻译 | 示例

摘要

A ΔΣ fractional-N Phase-Locked Loop (PLL) with fast Auto-Frequency Calibration (AFC) is presented in this paper. The proposed PLL employs a dual-core Voltage Controlled Oscillator (VCO), a programmable Frequency Divider (FD), a Phase/Frequency Detector (PFD), and a replica biased Charge Pump (CP) with static offset current to compensate fractional spur, etc. This PLL is intended for a China Mobile Multimedia Broadcasting (CMMB) TV tuner. The design is implemented in a 0.18-μm CMOS process and occupies an area of 2.1 mm×0.92 mm including the on-chip third-order loop filter and the digital circuits. The simulated power consumption is 10 mA at a 1.8 V supply voltage. The simulation result of the phase noise satisfies the CMMB specification. Also, with the help of a fast AFC scheme, the proposed PLL achieves fast settling performance. The settling time is less than 50 fis in typical case including both coarse tuning and fine tuning.
机译:本文提出了一种具有快速自动频率校准(AFC)功能的ΔΣ小数N锁相环(PLL)。拟议的PLL采用双核压控振荡器(VCO),可编程分频器(FD),相位/频率检测器(PFD)和带有静态失调电流的复制偏置电荷泵(CP)来补偿分数杂散,等等。该PLL用于中国移动多媒体广播(CMMB)电视调谐器。该设计采用0.18μmCMOS工艺实现,占地2.1mm×0.92mm,包括片上三阶环路滤波器和数字电路。在1.8 V电源电压下,模拟功耗为10 mA。相位噪声的仿真结果满足CMMB规范。而且,借助快速AFC方案,所提出的PLL可以实现快速建立性能。在包括粗调和微调在内的典型情况下,建立时间小于50 fis。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号