首页> 外文会议>2010 International Symposium on VLSI Design Automation and Test >Exploring parallelism during processor design space exploration
【24h】

Exploring parallelism during processor design space exploration

机译:在处理器设计空间探索过程中探索并行性

获取原文
获取原文并翻译 | 示例

摘要

To exploit the spatial parallelism within target applications, various processor architectures are proposed. However, to estimate the scope of parallelism from high-level application remains a daunting task. A re-targetable as well as efficient High-Level Language (HLL) compiler is needed for that purpose. Building such a compiler in the early phase of processor modeling is extremely difficult. This paper proposes efficient techniques to uncover fine-grained and coarse-grained parallelism opportunities in a processor without depending on advanced compiler support. The techniques are built upon an Architecture Description Language (ADL)-driven processor exploration framework, which gives feedback to the designer on various performance aspects in the design exploration phase. Experimental studies with modern embedded applications are presented to validate the importance of this work.
机译:为了利用目标应用程序中的空间并行性,提出了各种处理器体系结构。但是,从高级应用程序估计并行性的范围仍然是一项艰巨的任务。为此,需要一个可重新定向且高效的高级语言(HLL)编译器。在处理器建模的早期阶段构建这样的编译器非常困难。本文提出了有效的技术,可在不依赖高级编译器支持的情况下发现处理器中的细粒度和粗粒度并行性机会。这些技术建立在架构描述语言(ADL)驱动的处理器探索框架的基础上,该框架在设计探索阶段就各种性能方面向设计者提供反馈。提出了使用现代嵌入式应用程序进行的实验研究,以验证这项工作的重要性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号