首页> 外文会议>2010 17th IEEE International Conference and Workshops on Engineering of Computer Based Systems (ECBS 2010) >Power and Area Efficient Design of Network-on-Chip Router through Utilization of Idle Buffers
【24h】

Power and Area Efficient Design of Network-on-Chip Router through Utilization of Idle Buffers

机译:利用空闲缓冲器的片上网络路由器的功率和面积高效设计

获取原文
获取原文并翻译 | 示例

摘要

Network-on-Chip (NoC) is the interconnection platform that answers the requirements of the modern on-Chip design. Small optimizations in NoC router architecture can show a significant improvement in the overall performance of NoC based systems. Power consumption, area overhead and the entire NoC performance is influenced by the router buffers. Resource sharing for on-chip network is critical to reduce the chip area and power consumption. Virtual channel buffer sharing by other router ports has been proposed to enhance the performance of on-chip communication. We approach the router architecture optimization by utilizing the idle buffers instead of increasing the number and size of buffers for desired throughput.
机译:片上网络(NoC)是一种互连平台,可满足现代片上设计的要求。对NoC路由器体系结构的细微优化可以显示基于NoC的系统的整体性能的显着改善。功耗,面积开销和整个NoC性能受路由器缓冲区的影响。片上网络的资源共享对于减少芯片面积和功耗至关重要。已经提出了通过其他路由器端口共享虚拟通道缓冲区的方法,以增强片上通信的性能。我们通过利用空闲缓冲区而不是为期望的吞吐量增加缓冲区的数量和大小来实现路由器体系结构的优化。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号