首页> 外文会议>15th European Solid-State Circuits Conference (ESSCIRC '89) >Design and Evaluation of an Integrated Digital-Analogue Filter Converter
【24h】

Design and Evaluation of an Integrated Digital-Analogue Filter Converter

机译:集成数字模拟滤波器转换器的设计和评估

获取原文
获取原文并翻译 | 示例

摘要

This paper describes the design, integrated circuit implementation, and experimental evaluation of a novel building block that realizes the combined operations of digital-analogue conversion and FIR filtering (DAFIC). To maximize the advantages of both digital and analogue techniques, the circuit comprises a 4-stage digital delay line providing the input to 4 8-bit algorithmic digital-analogue converters whose gains are weighted according to the coefficients of an FIR filtering function. The circuit was implemented using a 3¿ Single-Metal/Double-Poly CMOS process. Experimental results obtained from prototype chips are in good agreement with the expected theoretical behaviour of this novel building block.
机译:本文介绍了一种实现数字模拟转换和FIR滤波(DAFIC)组合操作的新型构件的设计,集成电路实现和实验评估。为了最大程度地发挥数字技术和模拟技术的优势,该电路包括一条4级数字延迟线,为4个8位算法数字模拟转换器提供输入,该转换器的增益根据FIR滤波函数的系数加权。该电路是使用3×单金属/双多晶硅CMOS工艺实现的。从原型芯片获得的实验结果与这种新型构件的预期理论行为非常吻合。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号