【24h】

Transistor Level Synthesis Dedicated to Fast I.P. Prototyping

机译:晶体管级综合专用于快速I.P.原型制作

获取原文
获取原文并翻译 | 示例

摘要

Standard cell libraries have been successfully used for years, however with the emergence of new technologies and the increasing complexity of designs, this concept becomes less and less attractive. Most of the time, cells are too generic and not well suited to the block being created. As a result the final design is not well optimized in terms of timing, power and area. This paper describes a new approach based on transistor level layout synthesis for CMOS IP cores rapid prototyping (~100k transistors).
机译:标准单元库已经成功使用了多年,但是随着新技术的出现和设计复杂性的增加,这一概念变得越来越有吸引力。在大多数情况下,单元格太笼统,不太适合所创建的块。结果,最终设计在时序,功率和面积方面没有得到很好的优化。本文介绍了一种基于晶体管级布局综合的CMOS IP核快速原型制作(约100k晶体管)的新方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号