【24h】

Compiling Applications for ConCISe: An Example of Automatic HW/SW Partitioning and Synthesis

机译:编译ConCISe的应用程序:自动硬件/软件自动分区和综合的示例

获取原文
获取原文并翻译 | 示例

摘要

In the ConCISe project, an embedded programmable processor is augmented with a Reconfigurable Functional Unit (RFU) based on Field-Programmable Logic (FPL), in a technique that aims at being cost-effective for high volume production. The target domain is embedded encryption. In this paper, we focus on ConCISe's programming tool-set. A smart assembler, capable of automatically performing HW/SW partitioning and HW synthesis, generates the custom operations that are implemented in the RFU. Benchmarks carried out with ConCISe's simulators show that the RFU may speed up off-the-shelf encryption applications by as much as 50%, for a modest investment in silicon, and with no changes in the traditional application programming flow.
机译:在ConCISe项目中,嵌入式可编程处理器通过基于现场可编程逻辑(FPL)的可重配置功能单元(RFU)进行了扩充,该技术的目标是经济高效地进行批量生产。目标域是嵌入式加密。在本文中,我们重点介绍ConCISe的编程工具集。一个能够自动执行硬件/软件分区和硬件综合的智能汇编程序,会生成在RFU中实现的自定义操作。使用ConCISe模拟器进行的基准测试表明,RFU可以将现成的加密应用程序加速多达50%,这是对硅片的适度投资,而传统的应用程序编程流程却没有变化。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号