首页> 外文会议>Asia and South Pacific Design Automation Conference >Energy-aware loops mapping on multi-vdd CGRAs without performance degradation
【24h】

Energy-aware loops mapping on multi-vdd CGRAs without performance degradation

机译:多vdd CGRA上的能量感知环路映射而不会降低性能

获取原文

摘要

Coarse Grained Reconfigurable Architectures (C-GRAs) have been paid an increasing attention due to their inherent advantages of high performance and energy efficiency. As we know, multi-Vdd technique is popularly used to reduce energy consumption, and modulo scheduling is one of widely-used pipeline techniques to improve performance. To achieve both high performance and energy-efficiency simultaneously, this paper proposes an energy-aware mapping algorithm integrating multi-Vdd assignment into the scheduling and mapping procedures of loop applications. Also, an energy-aware FDS (eFDS) algorithm and a rapid MCC searching method based on compatibility concept are successfully adopted to solve the bi-objective optimization problem. The experimental results show that the proposed approach brings 18.7% energy reduction and 1.44X energy-efficiency improvement while keeping optimized performance.
机译:粗粒度可重构体系结构(C-GRA)由于其固有的高性能和高能效优势而受到越来越多的关注。众所周知,多Vdd技术被广泛用于减少能耗,而模调度是提高性能的一种广泛使用的流水线技术。为了同时实现高性能和高能效,本文提出了一种能量感知映射算法,该算法将多Vdd分配集成到循环应用程序的调度和映射过程中。此外,成功地采用了基于能量兼容概念的能量感知FDS(eFDS)算法和快速MCC搜索方法来解决双目标优化问题。实验结果表明,该方法在保持最佳性能的同时,可减少18.7%的能耗并提高1.44倍的能效。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号