首页> 外国专利> Method and apparatus for mitigating performance degradation in digital low-dropout voltage regulators (DLDOs) caused by limit cycle oscillation (LCO) and other factors

Method and apparatus for mitigating performance degradation in digital low-dropout voltage regulators (DLDOs) caused by limit cycle oscillation (LCO) and other factors

机译:用于减轻由极限循环振荡(LCO)和其他因素引起的数字低压差电压调节器(DLDOS)中性能下降的方法和装置

摘要

A DLDO has a configuration that mitigates performance degradation associated with limit cycle oscillation (LCO). The DLDO comprises a clocked comparator, an array of power transistors, a digital controller and a clock pulsewidth reduction circuit. The digital controller comprises control logic configured to generate control signals that cause the power transistors to be turned ON or OFF in accordance with a preselected activation/deactivation control scheme. The clock pulsewidth reduction circuit receives an input clock signal having a first pulsewidth and generates the DLDO clock signal having the preselected pulsewidth that is narrower that the first pulsewidth, which is then delivered to the clock terminals of the clocked comparator and the digital controller. The narrower pulsewidth of the DLDO clock reduces the LCO mode to mitigate performance degradation caused by LCO.
机译:DLDO具有减轻与极限周期振荡(LCO)相关的性能劣化的配置。 DLDO包括时钟比较器,功率晶体管阵列,数字控制器和时钟脉冲宽度减少电路。 数字控制器包括控制逻辑,该控制逻辑被配置为生成根据预选的激活/去激活控制方案导致电源晶体管打开或关闭的控制信号。 时钟脉冲宽度还原电路接收具有第一脉冲宽度的输入时钟信号,并产生具有预选脉冲宽的DLDO时钟信号,该脉冲宽度较窄,该脉冲宽度较窄,然后将第一脉冲宽度较窄,然后将第一脉冲宽度较窄,然后将其传送到时钟比较器和数字控制器的时钟端子。 DLDO时钟的较窄脉冲宽度降低了LCO模式,以减轻LCO引起的性能下降。

著录项

相似文献

  • 专利
  • 外文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号