首页> 外文会议>IEEE International Conference on Integrated Circuits, Technologies and Applications >A High-Accuracy Digital Low-Dropout Regulator with Limit Cycle Oscillation Reduction Technique
【24h】

A High-Accuracy Digital Low-Dropout Regulator with Limit Cycle Oscillation Reduction Technique

机译:具有极限环振荡减小技术的高精度数字低压降稳压器

获取原文

摘要

The digital low-dropout regulator is appropriate for the digital circuits for its low-voltage and low-power design. However, the digital LDOs suffer an output voltage ripple caused by the limit cycle oscillation and its accuracy needs to be improved. This paper presents a limit cycle oscillation reduction technique for the digital LDOs to suppress the output voltage ripple. The proposed technique uses a two-stage regulation method to add a fine MOSFETs array and a second-stage barrel shifter to the traditional digital LDOs. The simulation results show that the proposed technique reduces the output voltage ripple from 3.72 mV to 0.49 mV on the average and the regulation accuracy is improved about 8 times.
机译:数字低压差稳压器的低电压和低功耗设计适合数字电路。然而,数字LDO遭受由极限周期振荡引起的输出电压纹波,并且其精度需要提高。本文提出了一种用于数字LDO的极限循环振荡降低技术,以抑制输出电压纹波。所提出的技术使用两级调节方法向传统的数字LDO添加精细的MOSFET阵列和第二级桶形移位器。仿真结果表明,该技术平均将输出电压纹波从3.72 mV降低至0.49 mV,调节精度提高了约8倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号