首页> 外国专利> COMPILER TECHNIQUES FOR MAPPING PROGRAM CODE TO A HIGH PERFORMANCE, POWER EFFICIENT, PROGRAMMABLE IMAGE PROCESSING HARDWARE PLATFORM

COMPILER TECHNIQUES FOR MAPPING PROGRAM CODE TO A HIGH PERFORMANCE, POWER EFFICIENT, PROGRAMMABLE IMAGE PROCESSING HARDWARE PLATFORM

机译:编译器技术用于将程序代码映射到高性能,功率高效,可编程图像处理硬件平台

摘要

Methods, systems, and apparatus, including computer programs encoded on computer storage media, for restructuring an image processing pipeline. The method includes compiling program code targeted for an image processor having programmable stencil processors composed of respective two-dimensional execution lane and shift register circuit structures. The program code is to implement a directed acyclic graph and is composed of multiple kernels that are to execute on respective ones of the stencil processors, wherein the compiling includes performing any of: horizontal fusion of kernels; vertical fusion of kernels; fission of one of the kernels into multiple kernels; spatial partitioning of a kernel into multiple spatially partitioned kernels; or splitting the directed acyclic graph into smaller graphs.
机译:方法,系统和设备,包括在计算机存储介质上编码的计算机程序,用于重组图像处理管道。该方法包括编译针对图像处理器的编译程序代码,其具有由各个二维执行通道和移位寄存器电路结构组成的可编程模板处理器。程序代码是实现定向的非循环图,并且由在各个模板处理器上执行的多个内核组成,其中编译包括执行以下任一项:核的水平融合;静态晶粒;将其中一个内核裂入多个内核;空间将内核分区到多个空间分区内核;或将定向的无循环图分成较小的图形。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号