首页> 外国专利> COMPILER TECHNIQUES FOR MAPPING PROGRAM CODE TO A HIGH PERFORMANCE, POWER EFFICIENT, PROGRAMMABLE IMAGE PROCESSING HARDWARE PLATFORM

COMPILER TECHNIQUES FOR MAPPING PROGRAM CODE TO A HIGH PERFORMANCE, POWER EFFICIENT, PROGRAMMABLE IMAGE PROCESSING HARDWARE PLATFORM

机译:用于将程序代码映射到高性能,高能效,可编程图像处理硬件平台的编译器技术

摘要

Methods, systems, and apparatus, including computer programs encoded on computer storage media, for restructuring an image processing pipeline. The method includes compiling program code targeted for an image processor having programmable stencil processors composed of respective two-dimensional execution lane and shift register circuit structures. The program code is to implement a directed acyclic graph and is composed of multiple kernels that are to execute on respective ones of the stencil processors, wherein the compiling includes performing any of: horizontal fusion of kernels; vertical fusion of kernels; fission of one of the kernels into multiple kernels; spatial partitioning of a kernel into multiple spatially partitioned kernels; or splitting the directed acyclic graph into smaller graphs.
机译:用于重构图像处理管线的方法,系统和装置,包括在计算机存储介质上编码的计算机程序。该方法包括编译针对图像处理器的程序代码,该图像处理器具有由相应的二维执行通道和移位寄存器电路结构组成的可编程模板处理器。该程序代码将实现有向无环图,并由多个内核组成,这些内核将在相应的模板处理器上执行,其中,编译包括执行以下任一操作:内核的水平融合;内核的垂直融合;将一个内核分裂为多个内核;一个内核的空间划分为多个空间分区的内核;或将有向无环图分成较小的图。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号