首页> 外国专利> Strained semiconductor using elastic edge relaxation of a stressor combined with buried insulating layer

Strained semiconductor using elastic edge relaxation of a stressor combined with buried insulating layer

机译:使用弹性边缘松弛的应变半导体与掩埋绝缘层组合

摘要

An SOI wafer contains a compressively stressed buried insulator structure. In one example, the stressed buried insulator (BOX) may be formed on a host wafer by forming silicon oxide, silicon nitride and silicon oxide layers so that the silicon nitride layer is compressively stressed. Wafer bonding provides the surface silicon layer over the stressed insulator layer. Preferred implementations of the invention form MOS transistors by etching isolation trenches into a preferred SOI substrate having a stressed BOX structure to define transistor active areas on the surface of the SOI substrate. Most preferably the trenches are formed deep enough to penetrate through the stressed BOX structure and some distance into the underlying silicon portion of the substrate. The overlying silicon active regions will have tensile stress induced due to elastic edge relaxation.
机译:SOI晶片包含压缩压力的埋藏绝缘子结构。在一个示例中,通过形成氧化硅,氮化硅和氧化硅层,可以在主体晶片上形成应力掩埋绝缘体(盒子),使得氮化硅层被压缩应力。晶片键合在应力绝缘层上提供表面硅层。通过将隔离沟槽蚀刻到具有应力箱结构的优选的SOI基板中,本发明的优选实施方式形成MOS晶体管,以限定SOI基板表面上的晶体管有源区域。最优选地,沟槽形成足够深以穿过应力箱结构并且一定距离进入基板的下面的硅部分。由于弹性边缘松弛,覆盖的硅活性区域将具有引起的拉伸应力。

著录项

  • 公开/公告号US10950727B2

    专利类型

  • 公开/公告日2021-03-16

    原文格式PDF

  • 申请/专利权人 ACORN SEMI LLC;

    申请/专利号US202016781260

  • 发明设计人 PAUL A. CLIFTON;R. STOCKTON GAINES;

    申请日2020-02-04

  • 分类号H01L29/78;H01L29/10;H01L21/8234;H01L21/02;H01L21/762;H01L21/84;H01L27/12;H01L29/66;H01L29/06;H01L29/161;H01L29/165;H01L29/786;H01L21/8238;

  • 国家 US

  • 入库时间 2022-08-24 17:42:44

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号