首页> 外国专利> Device for the purposes of the alignment of raster interval signals terms of the word pattern of received, serial digital data

Device for the purposes of the alignment of raster interval signals terms of the word pattern of received, serial digital data

机译:用于对准光栅间隔信号的设备,接收的串行数字数据的字型条件

摘要

1280827 Multiplex pulse code signalling POST OFFICE 20 Oct 1969 [28 Oct 1968] 51072/68 Heading H4L In a time division multiplex P.C.M. system means are provided for correctly timing a locally generated synchronizing signal in relation to the incoming signal. The arrangement described uses a ternary code and the appearance of an excluded code group not normally used for signalling indicates loss of synchronism. As described a three-digit ternary code is used in which the word 000 is excluded so that its occurrence as a word indicates a phasing error, but its occurrence as parts of two consecutive words is taken to indicate that phasing is correct. These two indications, "all zero word" and "out of word all zero group", are given weightings of + 3 and - 1 respectively and the cumulative weight is stored. In normal conditions the cumulative weight tends to be of decreasing positive value which is not allowed to fall below zero but if synchronism is lost a positive value is stored and at a threshold value of + 7 the local clock phase is shifted by one digit, this being repeated until synchronism is restored. As shown, the input digital data is supplied via terminal 1 to a three zero detector 3 comprising bi-stables B1S1, B1S2, B1S3 and a NAND gate NG1 followed by an inverter 1NV1, the bi-stables being clocked at digit rate by signals derived at 4 from the incoming signals. A distributor 2 is also driven by the clock 4 and is controlled through a divide-by-three circuit 5 by pulses which delineate word intervals. The output of 1NV1 is supplied to an input of NAND gates NG2, NG3 which are also connected respectively to oppositely phased outputs of circuit 5, the outputs of gates NG2, NG3 being inverted to indicate an all zero word or an out of word all zero, respectively. The inverted outputs of gates NG2, NG3 are supplied to a cumulative weight store 8, Fig. 2 (not shown), to amend the weight stored by + 3 or - 1 respectively, within the limits + 7 and 0. The inverted output of NG2 is also fed to a NAND gate NG4 together with a signal a from store 8 which indicates that the weight stored is greater than or equal to four. The output of gate NG4 is supplied via an inverter 1N4 to a NAND gate NG6 whose other input is a "STATE STORED" signal from a divider state store 11. The divider 5 may be in three different states 1, 2 or 3, which related to the Q outputs of bi-stables B1S4, B1S5 are 01, 10 and 11 respectively and the "STATE STORED" signal is 1 for state 1 and 0 for states 2 and 3 this being derived via NAND gates NG8 to NG11. When an all zero word is detected the output of NG4 is 0, divider 5 is in state 3 and the output of NG5 becomes 1 so that on the next clock pulse the Q output of B1S4 is set to 1. NG6 inverts the output of divider state store 11 and NG7 inverts the output of NG6 whereby the Q output of B1S5 is set to 1 on the next clock pulse or changes to 0 according to whether store 11 is storing state 2 or state 1. Thus the divider steps either from state 3 to state 3 again or on to state 2 on the next clock pulse so that it is set to the last state stored at 11 via the gates NG8, NG9.
机译:1280827复用脉冲代码信令,邮局1969年10月20日[1968年10月28日] 51072/68标题H4L在时分复用P.C.M中提供了用于相对于输入信号正确地定时本地产生的同步信号的系统装置。所描述的布置使用三进制码,并且通常不用于信令的排除码组的出现指示同步丢失。如所描述的,使用三位数三进制码,其中排除了单词000,使得其作为单词的出现指示定相误差,但是将其作为两个连续的单词的一部分的出现指示相移是正确的。这两个指示“全零词”和“全零词组之外”的权重分别为+ 3和-1,并且存储了累积权重。在正常情况下,累计权重趋于减小正值,不允许降低到零以下,但是如果失去同步,则会存储一个正值,并且在阈值+7时,本地时钟相位会移位一位数字。重复执行直到恢复同步。如图所示,输入的数字数据通过端子1提供给一个三零检测器3,该检测器3由双稳态B1S1,B1S2,B1S3和与非门NG1组成,后跟反相器1NV1,双稳态通过获得的信号以数字速率计时来自输入信号的4。分配器2也由时钟4驱动,并通过三分频电路5由描绘字间隔的脉冲控制。 1NV1的输出提供给与非门NG2,NG3的输入,这两个门也分别连接至电路5的反相输出,门NG2,NG3的输出反相以表示全零字或无字全零, 分别。门NG2,NG3的反相输出被提供给图2(未示出)的累积重量存储8,以在极限+7和0内分别将存储的重量修改为+3或-1。 NG2还与来自存储器8的信号a一起被馈送到“与非”门NG4,该信号指示所存储的权重大于或等于四。门NG4的输出通过反相器1N4提供给与非门NG6,其另一输入是来自分频器状态存储器11的“ STATE STORED”信号。分频器5可以处于三个不同的状态1、2或3,这三个状态相关到双稳态B1S4,B1S5的Q输出的信号分别为01、10和11,状态1的“状态存储”信号为1,状态2和3的“状态存储”信号为0,这是通过与非门NG8至NG11得出的。当检测到全零字时,NG4的输出为0,分频器5处于状态3,NG5的输出变为1,因此在下一个时钟脉冲时,B1S4的Q输出设置为1。NG6反转分频器的输出状态存储器11和NG7将NG6的输出反相,从而根据下一个时钟脉冲将B1S5的Q输出设置为1或根据存储器11是存储状态2还是状态1改变为0。因此,分频器从状态3步进。在下一个时钟脉冲再次进入状态3或进入状态2,以便通过门NG8,NG9将其设置为存储在11的最后状态。

著录项

  • 公开/公告号DE1953801A1

    专利类型

  • 公开/公告日1970-05-06

    原文格式PDF

  • 申请/专利权人 THE POST OFFICE;

    申请/专利号DE19691953801

  • 发明设计人 MICHAEL GRIFFITHSJOHN;

    申请日1969-10-25

  • 分类号H04J3/06;

  • 国家 DE

  • 入库时间 2022-08-23 10:48:37

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号