首页> 外国专利> Einrichtung zur Erfassung und Auswertung von elektrischen Signalen

Einrichtung zur Erfassung und Auswertung von elektrischen Signalen

机译:用于获取和评估电信号的设备

摘要

1,038,113. Electric selective signalling; data storage and comparison. COMMISSARIAT A L'ENERGIE ATOMIQUE. Jan. 10, 1964 [Jan. 15, 1963 (2)], No. 1289/64. Headings G4C, G4H and G4M. In apparatus for analysing elementary phenomena such as occur in nuclear physics experiments, a succession of the phenomena b gives rise in a first unit 1 (Fig. 1, not shown) to a succession of pure-binary-coded groups of simultaneous electrical pulses each group accompanied by a reference digit, these groups (with reference digit) being distributed by a timing unit 3 (Fig. 1, not shown) at regular time intervals and fed to utilization means. Parameters of the phenomena such as energy, duration, time of occurrence or angle are converted to amplitude-significant voltages and digitized as above-a scintillation detector with photomultiplier is mentioned. Referring to Fig. 1 (not shown), after standardization of the interval between successive binary groups in the timing unit 3 (details below) the data is stored by the phase modulation method on magnetic tape at 5 from which it is read off and passed to a conditioning unit 7 (details below). Calculations (addition, subtraction and multiplication by parallel methods mentioned) on the data may be done at 6. A unit 8 is provided which comprises a magnetic core integrating (i.e. adding) memory followed by a CRT or curve tracer to display a graph, or by a tape punch. Alternative data routes are shown by dashed lines in the Figure. As indicated in Fig. 2 (not shown), each unit (i.e. box) in Fig. 1 (not shown) apart from units 1 and 8 comprises an input register, functional means, output gates and impedance converters through which each binary group passes in turn, and a pilot unit which responds to the reference digit arriving with the binary group to control the functional means, opens the output gates and reset the input register when appropriate, and supply a reference digit to accompany the outgoing group. Timing unit (Fig. 3, not shown).-A tunnel diode matrix store 26 is used (detail in Fig. 4, not shown), a binary group i being read into a selected row of the store when means 15A is enabled by reception of the accompanying reference digit j at pilot device 20A. The reference digits j are counted at 51 to provide a binary coded count which is decoded at 52 to select one row. Read-out from the store involves a similar counter and decoder 44, 45 to select a row, the counter being driven by regular clock pulses from 43 controlled by AND- gate 41. Pilot device 20A resets each row after read-out (means not shown). Devices 62, 63 (no details) ensure that reading out from any given line follows reading in. Conditioning unit (Figs. 5-15, not shown).- In this unit, each binary group in turn is stored in transistorized flip-flops and compared with two further binary groups set up manually on two-position switches Y (Figs. 11, 15, not shown) to ascertain whether or not it lies between them in value. A circuit as in Fig. 7 (not shown) is provided for each binary order of each of the two comparisons (except that the units As therein are in common). In Fig. 7 (not shown), a bit is of the data group is stored in a flip-flop As and the corresponding bit ys of one of the limit groups in a switch Bs. The bits is and ys and their inverses are fed to AND-gates M, N, the outputs of which go to an OR-gate P followed by inverters Q and R. Thus signals vs and ws are " 1 " when the bits is and ys are equal and unequal respectively. Actually, comparison in any given order is only carried out if comparison in all higher orders indicates equality of the bits is, ys in those orders, since the AND-gates M, N in each order receive the signal vs + 1 from the next higher order as an input. If this input is " 0 ", the signals vs, ws from the stage will be 0 and 1 (indicating inequality), however, because the OR-gate P of each stage receives as an input the signal ws + 1 from the next higher stage (order). The outputs of all the gates M of one comparator and all the gates N of the other comparator are passed to OR-gates followed by an inverter which thus delivers a signal which is " 1 " if the input data group falls within the prescribed limits and is " 0 " otherwise. This signal is fed to one input of a two-input AND- gate the other input of which is a pulse derived, with (constant) delay, from the reference digit which accompanied the data group. For every binary order there is a switch L (Figs. 5, 9, not shown) controlled by a manual key X (Fig. 15, not shown) which enables either the output of the last-mentioned AND-gate or the last-mentioned delayed pulse (direct) to be passed to read-out gates associated with the flip-flops As. Thus any desired bits of the data binary group may be read from the flip-flops As (and passed from the conditioning unit) either only if the data group falls within prescribed limits or anyway, as desired. The storage flip-flops are reset to zero by a pulse derived, with delay, from the reference digit. In addition, a switch 110 (Fig. 11, not shown) controlled by a manual key AA (Fig. 15, not shown) is provided between the units P and Q (Fig. 7, not shown) in every stage (switches in corresponding stages of the two comparators being ganged together), so that with all the switches in one position, operation is as above whereas with selected switches in the other position, the set of parallel channels is divided (at the " selected " switches) into several independent sets (operating in parallel). Each " selected " switch supplies to the unit Q (Fig. 7, not shown) following, the voltage level which would have been present if all higher stages had indicated equality, so that comparison continues. As an example of operation, Fig. 15 (not shown), shows the settings of the various manual switches and keys mentioned for the situation where each binary data group represents two energies and a production time, and the conditioning unit is to pass all the energies but only those production times for which the corresponding energies fall within prescribed limits.
机译:1,038,113。电选信号;数据存储和比较。欧莱雅原子能委员会。 1964年1月10日[Jan. 1963年1月15日(2)],第1289/64号。标题G4C,G4H和G4M。在用于分析诸如在核物理实验中发生的基本现象的设备中,一系列现象b在第一单元1(图1,未示出)中产生一系列连续的同时进行电脉冲的纯二进制编码的组。一组带有参考数字的组,这些组(带有参考数字)由定时单元3(图1,未示出)以规则的时间间隔分配并馈送到利用装置。如上所述,将诸如能量,持续时间,发生时间或角度之类的现象的参数转换为幅度显着的电压并数字化,其中提到了具有光电倍增管的闪烁检测器。参照图1(未示出),在定时单元3中的连续二进制组之间的间隔标准化之后(下面详细说明),通过相位调制方法将数据存储在磁带上,并从磁带5读出并传递数据。到调节单元7(下面详细)。可以在6处对数据进行计算(通过上述并行方法进行加,减和乘法)。提供单元8,该单元8包括磁芯集成(即相加)存储器,后跟CRT或曲线追踪器以显示图形,或者用胶带打孔机。备用数据路由在图中用虚线表示。如图2(未示出)所示,图1(未示出)中的每个单元(即未示出)除单元1和单元8之外还包括输入寄存器,功能装置,输出门和阻抗转换器,每个二进制组通过该寄存器反过来,一个先导单元响应二进制组到达的参考数字来控制功能装置,在适当的时候打开输出门并复位输入寄存器,并提供一个参考数字以伴随输出组。定时单元(图3,未示出)。-使用隧道二极管矩阵存储器26(图4中的细节,未示出),当装置15A使能时,将二进制组i读入存储器的选定行。在飞行员设备20A处接收伴随的参考数字j。参考数字j在51被计数以提供二进制编码的计数,该二进制编码的计数在52被解码以选择一行。从存储区的读出涉及类似的计数器和解码器44、45以选择一行,该计数器由来自与门41控制的来自43的规则时钟脉冲驱动。先导装置20A在读出之后复位每一行(意味着不显示)。器件62、63(无详细信息)确保从任何给定的行中读出的数据都紧跟着读入。调节单元(图5-15,未显示)。-在该单元中,每个二进制组又存储在晶体管触发器中并与在两个位置开关Y(图11、15,未显示)上手动设置的另外两个二进制组进行比较,以确定其值是否位于它们之间。对于两个比较中的每一个的每个二进制顺序,提供如图7所示的电路(未示出)(除了其中的单元As是共同的)。在图7(未示出)中,数据组的一位存储在触发器As中,而限制组之一的对应位ys存储在开关Bs中。比特is和ys,它们的反相被馈送到与门M,N,其输出到达或门P,后跟反相器Q和R。因此,当比特为and时,信号vs和ws为“ 1”。 ys分别相等和不相等。实际上,只有在所有较高阶的比较表明比特相等时,才执行任何给定阶的比较,因为在这些阶中ys是相等的,因为每个阶的AND门M,N从下一个较高的阶接收信号vs + 1。订单作为输入。如果此输入为“ 0”,则来自该级的信号vs,ws将为0和1(指示不等式),但是,因为每一级的“或”门P都接收到来自下一个较高级的信号ws + 1阶段(顺序)。一个比较器的所有门M的输出和另一比较器的所有门N的输出被传递到“或”门,随后是一个反相器,如果输入数据组落在规定的限制范围内,则反相器将输出“ 1”信号,并且否则为“ 0”。该信号被馈送到两输入与门的一个输入,其另一输入是一个脉冲,该脉冲具有(恒定)延迟,是从伴随数据组的参考数字得出的。对于每个二进制顺序,都有一个由手动键X(图15,未显示)控制的开关L(图5、9,未显示),它可以输出最后提到的“与”门或最后一个“与”门。所述延迟脉冲(直接)将被传递到与触发器As相关的读出门。因此,仅当数据组落入规定的限度内时或无论如何都可以从触发器As读取数据二进制组的任何期望的比特(并从调节单元传递)。存储触发器通过产生的脉冲被复位为零,并具有延迟,从参考数字开始。另外,在每个阶段中,在单元P和Q(图7,未示出)之间设置有由手动键AA(图15,未示出)控制的开关110(图11,未示出)。将两个比较器的对应级组合在一起),以便在所有开关都处于一个位置的情况下,操作如上,而在选定开关处于另一位置的情况下,将并行通道集(在“选定”开关处)分为几个独立的集合(并行操作)。随后,每个“选定的”开关向单元Q(图7,未显示)提供电压电平,如果所有更高的级均指示相等,则该电压电平将存在,以便继续进行比较。作为操作的例子,图15(未示出)示出了针对每个二进制数据组代表两个能量和一个生产时间,并且调节单元要通过所有的情况的情况下提到的各种手动开关和按键的设置。能量,但仅适用于相应能量在规定范围内的生产时间。

著录项

  • 公开/公告号DE1548587B1

    专利类型

  • 公开/公告日1971-01-14

    原文格式PDF

  • 申请/专利权人 COMMISSARIAT ENERGIE ATOMIQUE;

    申请/专利号DED1548587

  • 发明设计人 AVRIL MICHEL;MOREAU RAYMOND;PAGES ALIX;

    申请日1964-01-15

  • 分类号G01D5/12;G01N23/08;G01T1/36;G05B11;G06F7/02;G06F13/22;G06F17/18;G06F17/30;G06F19;G11C11/38;G21C7/36;H01J49;H03K17/60;

  • 国家 DE

  • 入库时间 2022-08-23 09:53:15

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号