首页> 外国专利> Transmission error recognition circuit - suppresses code words recognised as erroneous in PCM transmission system using set of comparators in parallel

Transmission error recognition circuit - suppresses code words recognised as erroneous in PCM transmission system using set of comparators in parallel

机译:传输错误识别电路-并行使用一组比较器抑制在PCM传输系统中被识别为错误的代码字

摘要

A circuit is used for the recognition on reception of m possible codewords in a redundant code of n bits, with a maximum of p transmission errors. It is used especially for the recognition of clock matching information in plesiochronous PCM pulse sequences. - A set of m paralleled comparators (2) is provided which compared received sequence simultaneously and bit for bit with the m possible codewords, formed in a pattern generator (1) and which are connected to m memory units (3) which add the non-agreements detected in the comparators. The memory outputs are connected to a logic circuit (5) which identifies memories showing less than p+1 disagreements, giving an output to the 'correct' channel (a, e) but giving no output if more than p errors are registered.
机译:一种电路用于识别接收n位冗余码中的m个可能的码字,其中最大p个传输错误。它特别用于识别准同步PCM脉冲序列中的时钟匹配信息。 -提供一组m个并行比较器(2),它们同时比较接收到的序列,并与在模式发生器(1)中形成的m个可能的码字逐位比较,并连接到m个存储单元(3),这些存储单元相加非-在比较器中检测到的协议。存储器输出连接到逻辑电路(5),该逻辑电路识别显示少于p + 1个分歧的存储器,将输出提供给“正确”通道(a,e),但是如果记录的错误超过p个,则不提供输出。

著录项

相似文献

  • 专利
  • 外文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号