首页> 外国专利> JK flip=flop register of current flow logic type - has edge-triggered operation with function checking independently of operation

JK flip=flop register of current flow logic type - has edge-triggered operation with function checking independently of operation

机译:JK触发器=电流逻辑类型的触发器寄存器-具有边沿触发操作,功能检查与操作无关

摘要

An edge controlled data register based on J-K musker slave flip-flops is developed in integrated circuit form as part of a current flow logic family. The register is designed with the facility for synchronous resetting and also for 5 bit serial data entry. The circuit operates in a negative logic mode. The master-slave operates to effect transfer into the master stage when the clock goes high. Transfer into the slave stage occurs when the clock goes low. The complete J-K flip-flop register consists of five identical stages with one stage having an input gate controlled by a signal from a logic stage coupled to the final stage. Control of the master-slave J-K flip-flops depend upon control signals generated by a control and timing circuit.
机译:基于J-K musker从触发器的边沿控制数据寄存器以集成电路形式开发,作为电流逻辑系列的一部分。该寄存器具有同步复位功能和5位串行数据输入功能。该电路以负逻辑模式工作。当时钟变高时,主从设备将转换为主设备。当时钟变低时,将转移到从器件级。完整的J-K触发器寄存器由五个相同的级组成,一级具有一个输入门,该输入门由来自耦合到末级的逻辑级的信号控制。主从J-K触发器的控制取决于控制和定时电路生成的控制信号。

著录项

  • 公开/公告号DE2903059A1

    专利类型

  • 公开/公告日1980-07-31

    原文格式PDF

  • 申请/专利权人 HONEYWELL INFORMATION SYSTEMS INC.;

    申请/专利号DE19792903059

  • 发明设计人 W. MILLERHOMER;

    申请日1979-01-26

  • 分类号G06F7/00;H03K19/08;G11C19/00;

  • 国家 DE

  • 入库时间 2022-08-22 17:33:27

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号