首页> 外国专利> Improved pipelined processor with two stage decoder for exchanging register values for similar operand instructions

Improved pipelined processor with two stage decoder for exchanging register values for similar operand instructions

机译:具有两级解码器的改进的流水线处理器,用于交换类似操作数指令的寄存器值

摘要

A pipelined processor to improve the efficiency of conventional pipelined instruction processing including a two stage instruction decoder which converts sets of similar conventional instructions having the general formats: "MOV: A R1 R2" and "MOV: B R1 R2" where the letter fields A,B etc. indicate the direction of data transfer between the registers, R1, R2; into a single format instruction which can be processed by one microprogram. The first stage decoder processes one instruction intact and generates an intermediate code for the remaining format instruction. The second stage decoder utilizes the intermediate code to specify the direction of transfer by reversing the sequence of register numbers in the instruction not processed intact by the first stage. The resulting transfer instructions have the same format and thus require one, rather than two, microprograms for execution, making the pipelined processor more efficient.
机译:一种用于改善常规流水线指令处理效率的流水线处理器,包括两级指令解码器,该指令解码器转换具有以下通用格式的“ MOV:A R1 R2”和“ MOV:B R1 R2”的相似常规指令集,其中字母字段A ,B等指示寄存器R1,R2之间的数据传输方向;转换为单一格式的指令,可由一个微程序处理。第一级解码器完整处理一个指令,并为其余格式指令生成中间码。第二级解码器利用中间代码通过反转第一级未完整处理的指令中的寄存器编号顺序来指定传输方向。产生的传输指令具有相同的格式,因此需要一个而不是两个微程序来执行,从而使流水线处理器更加高效。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号