首页> 外国专利> METHOD AND APPARATUS FOR COMPLETE FUNCTIONAL TESTING OF A COMPLEX SIGNAL PATH OF A SEMICONDUCTOR CHIP

METHOD AND APPARATUS FOR COMPLETE FUNCTIONAL TESTING OF A COMPLEX SIGNAL PATH OF A SEMICONDUCTOR CHIP

机译:半导体芯片复杂信号路径完整功能测试的方法和装置

摘要

A test register coupled to an absolute delay regulator circuit of a clock repeater chip enables complete functional testing of a clock delay path of the regulator. The test register is connected to a measurement latch of the clock path in a 'logical OR' configuration with respect to a measurement delay line and is enabled during a test mode by control logic of the repeater chip. Operationally, a sequence of logic '0' bits are forced in the measurement delay line during test mode. A state machine clears the measurement latch, and then loads a test pattern into the test register. As each bit of the register is set, a corresponding bit in the measurement latch is also set to simulate a measurement cycle; the results of the 'measurement' are stored in the measurement latch. Once the test pattern is loaded, the repeater chip is placed into a measurement test mode. Execution of a measurement test cycle then propagates the test pattern throughout the clock delay path of the regulator. An output clock signal is sampled and if determined present, indicates that the clock path column under test is functional. Each column of the clock path is then tested separately in sequence.
机译:测试寄存器耦合到时钟转发器芯片的绝对延迟调节器电路,可以对调节器的时钟延迟路径进行完整的功能测试。测试寄存器相对于测量延迟线以“逻辑或”配置连接到时钟路径的测量锁存器,并在测试模式期间通过转发器芯片的控制逻辑启用。在操作上,在测试模式期间,逻辑“ 0”位序列被强制进入测量延迟线。状态机清除测量锁存器,然后将测试模式加载到测试寄存器中。当寄存器的每个位置1时,测量锁存器中的相应位也将被设置为模拟测量周期。 “测量”的结果存储在测量锁存器中。加载测试图案后,将中继器芯片置于测量测试模式。然后,执行测量测试周期会在整个调节器的时钟延迟路径中传播测试模式。采样输出时钟信号,如果确定存在,则表明被测时钟路径列正常工作。然后按顺序分别测试时钟路径的每一列。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号