首页> 外国专利> A mechanism for parallel memory data pick-up and instruction from guidance in a processor having a reduced set of instructions.

A mechanism for parallel memory data pick-up and instruction from guidance in a processor having a reduced set of instructions.

机译:一种用于从具有减少的指令集的处理器中的引导中获取并行存储器数据和指令的机制。

摘要

A simple architecture to implement a mechanism for performing data references to storage in parallel with instruction execution. The architecture is particularly suited to reduced instruction-set computers (RISCs) and employs a channel address register to store the main memory load or store address, a channel data register which temporarily stores the data from a store operation and, a channel control register which contains control information including the number of the register loaded within the file, in the case of a load operation. This number is used to detect instruction dependency of the data to be loaded. Logic circuitry suspends further instruction processing if the data required from a load is not yet available. A data-in register is used to store load data until an instruction execution cycle is available for writing it back to the register file. Logic circuitry detects storage of data prior to its writing back, so as to effectively replace the register file location. During page faults, the contents of the channel address, channel data, and channel control registers are saved to permit page fault recovery.
机译:一种简单的体系结构,用于实现与指令执行并行执行对存储的数据引用的机制。该体系结构特别适用于精简指令集计算机(RISC),并采用了一个通道地址寄存器来存储主存储器负载或存储地址,一个通道数据寄存器来临时存储来自存储操作的数据,以及一个通道控制寄存器。在加载操作的情况下,包含的控制信息包括文件中加载的寄存器的编号。该数字用于检测要加载的数据的指令依赖性。如果负载所需的数据尚不可用,逻辑电路将中止进一步的指令处理。数据输入寄存器用于存储加载数据,直到有指令执行周期可用于将其写回到寄存器文件中为止。逻辑电路会在回写数据之前检测到数据的存储,以有效地替换寄存器文件的位置。在页面错误期间,将保存通道地址,通道数据和通道控制寄存器的内容,以允许恢复页面错误。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号