首页> 外国专利> Zero latency overhead self-timed iterative logic structure and method

Zero latency overhead self-timed iterative logic structure and method

机译:零延迟开销自定时迭代逻辑结构和方法

摘要

A novel third phase of CMOS domino logic is identified and used in the logic system of the present invention to store data. The use of this third phase in addition to the normally used precharge and logic evaluation phases, provides a logic structure of cascaded domino logic gates which are pipelined without intervening latches for memory storage. The memory storage function of the conventional latches being provided by the third logic phase. The novel approach requires that the functional inputs to this system have strictly monotonic transitions during the logic evaluation phase, and requires that the precharge signal must be active during only the precharge phase. Embodiments of the pipelined system according to the invention, are structured so that the output of the pipeline are fed back to the input of the pipeline to form an iterative structure. Such a feedback pipeline is viewed as a "loop" or "ring" of logic. The logic ring circulates data until the entire computation is complete. A method for using the logic structure is also described.
机译:识别了CMOS多米诺逻辑的新颖的第三阶段,并将其用于本发明的逻辑系统中以存储数据。除了通常使用的预充电和逻辑评估阶段之外,使用该第三阶段还提供了级联的多米诺骨牌逻辑门的逻辑结构,这些逻辑门通过流水线传输而无需插入用于存储存储器的锁存器。常规锁存器的存储器存储功能由第三逻辑阶段提供。新颖的方法要求该系统的功能输入在逻辑评估阶段具有严格的单调过渡,并且要求预充电信号必须仅在预充电阶段才有效。根据本发明的流水线系统的实施例被构造成使得流水线的输出被反馈到流水线的输入以形成迭代结构。这样的反馈管线被视为逻辑的“回路”或“环”。逻辑环循环数据,直到完成整个计算为止。还描述了一种使用逻辑结构的方法。

著录项

  • 公开/公告号US5513132A

    专利类型

  • 公开/公告日1996-04-30

    原文格式PDF

  • 申请/专利权人 HAL COMPUTER SYSTEMS INC.;

    申请/专利号US19930042459

  • 发明设计人 TED E. WILLIAMS;

    申请日1993-04-05

  • 分类号G06F7/00;G06F7/52;

  • 国家 US

  • 入库时间 2022-08-22 03:38:42

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号