首页> 外国专利> Low latency message processor interface using memory mapped Read/Write Windows

Low latency message processor interface using memory mapped Read/Write Windows

机译:使用内存映射的读/写Windows的低延迟消息处理器接口

摘要

A low latency software and hardware interface between a microprocessor and Network Interface Unit is disclosed. The Network Interface Unit interfaces to the microprocessor's Level 2 cache interface, which provides burst transfers of cache lines between the microprocessor and Network Interface Unit. The Network Interface Unit is memory mapped into the microprocessor's address space. Two memory mapped cache lines are used to write commands to the Network Interface Unit's Write Window and another two cache lines are used to read results of the commands from the Network Interface Unit's Read Window. The Write Window is a three port register file. Data is written into one write port and read simultaneously from two read ports. One read port is used during read operations to the Write Window while the other is used during command execution to move data to the Internal Structures block. The Read Window is a 2-1 multiplexor that is 128 bits wide. On a read operation data may be selected from the Write Window or the Internal Structures.
机译:公开了微处理器与网络接口单元之间的低等待时间的软件和硬件接口。网络接口单元连接到微处理器的2级缓存接口,该接口提供了微处理器和网络接口单元之间缓存线的突发传输。网络接口单元是内存映射到微处理器的地址空间。两条内存映射的缓存行用于将命令写入网络接口单元的“写入窗口”,另外两条缓存线用于从网络接口单元的“读取窗口”读取命令的结果。写入窗口是一个三端口寄存器文件。数据被写入一个写入端口,并同时从两个读取端口读取。在对“写入窗口”的读取操作期间,将使用一个读取端口,而在命令执行期间,将另一个读取端口用于将数据移至“内部结构”块。读取窗口是一个2-1多路复用器,宽度为128位。在读取操作时,可以从“写入”窗口或“内部结构”中选择数据。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号