首页> 外国专利> Physical design automation system and process for designing integrated circuit chips using multiway partitioning with constraints

Physical design automation system and process for designing integrated circuit chips using multiway partitioning with constraints

机译:使用带约束的多路分区设计集成电路芯片的物理设计自动化系统和过程

摘要

A process for designing an integrated circuit chip includes specifying a set of cells, a set of wiring nets for interconnecting the cells, and a set of regions on the chip in which the cells are to be placed. An assignment of the cells of the set to the regions is generated, and the set of cells is randomly divided into a first subset of cells which remain in the assignment, and a second subset of cells which are removed from the assignment. Penalties are computed for assigning the cells of the second subset to the regions respectively, and the cells of the second subset are assigned to the regions such that a total penalty thereof is minimized. The process is repeated iteratively with the size of the second subset being progressively reduced relative to the size of the first subset until an end criterion is reached.
机译:设计集成电路芯片的过程包括指定一组单元,一组用于互连这些单元的布线网以及芯片上要放置这些单元的一组区域。生成该组的单元格到区域的分配,并将该组单元格随机分为保留在分配中的第一单元子集和从分配中移除的第二单元子集。计算惩罚以分别将第二子集的信元分配给区域,并且将第二子集的信元分配给区域,使得其总惩罚最小。相对于第一子集的大小逐渐减小第二子集的大小,直到达到最终标准为止,迭代地重复该过程。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号