首页> 外国专利> DESIGNING CONDITIONAL SELECTIVE ADDER

DESIGNING CONDITIONAL SELECTIVE ADDER

机译:设计条件选择性添加器

摘要

PURPOSE: A conditional selective adder is provided to enhance an operation speed, reduce a current consumption by a level restore and a time delay block by selectiveing a pre-calculated sum based on a carry bit. CONSTITUTION: The unit comprises eight 8 bit conditional selective addition modules(10-80). Each 8 bit conditional selective addition modules(10-80) includes a PGB(Pre carry & sum Generation Block), a SGB(Sum Generation Block), and a CGB(Carry Generation Block). The carries generated from each 8 bit conditional selective addition modules(10-80) are all input into a BCGB(Block Carry Generation Block). The PGB(12) analyzes input values to be added at a first conditional selective addition module(10), and outputs a proper value in advance. At this time, the SGB(14) generates a sum in the case that a carry exists, and a sum in the case that a carry does not exist. The CGB(16) transmits the carry of the first conditional selective addition module(10) to the BCGB(90). At this time, the PGBs included in the remaining conditional selective addition modules(20-80) analyzes the input values to be added at the remaining conditional selective addition modules(20-80), and each SGBs generates a sum in the case that a carry exists, and a sum in the case that a carry does not exist.
机译:目的:提供有条件选择性加法器,以通过基于进位选择预计算的总和来提高运算速度,通过电平恢复和延时块减少电流消耗。组成:该单元包括八个8位条件选择性加法模块(10-80)。每个8位条件选择性加法模块(10-80)包括一个PGB(预进位和总和生成块),一个SGB(总和生成块)和一个CGB(进位生成块)。从每个8位条件选择性加法模块(10-80)生成的进位都输入到BCGB(块进位生成块)中。 PGB(12)分析要在第一条件选择性加法模块(10)处相加的输入值,并预先输出适当的值。此时,在存在进位的情况下,SGB(14)生成和,在不存在进位的情况下,生成和。 CGB(16)将第一条件选择性加法模块(10)的进位发送到BCGB(90)。此时,包括在剩余条件选择加法模块(20-80)中的PGB分析要在剩余条件选择加法模块(20-80)上相加的输入值,并且在以下情况下,每个SGB生成和:存在进位,在不存在进位的情况下求和。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号