首页> 外国专利> Clock generator and clock generation method capable of changing a clock frequency without increasing the number of delay elements

Clock generator and clock generation method capable of changing a clock frequency without increasing the number of delay elements

机译:能够在不增加延迟元件数量的情况下改变时钟频率的时钟发生器和时钟产生方法

摘要

A clock generator including a frequency multiplier, a phase lock circuit and a frequency divider. The frequency multiplier generates a frequency multiplied clock by multiplying the frequency of an input clock. The phase lock circuit detects a phase difference between the input clock and a frequency divided clock, and generates, by delaying the frequency multiplied clock by an amount corresponding to the phase difference, a phase-locked clock with its phase locked with the input clock. The frequency divider detects in every fixed cycle a particular pulse of the phase-locked clock, and generates the frequency divided clock by dividing the phase-locked clock with reference to the particular pulse of the phase-locked clock. In particular, the frequency divider detects the particular pulse immediately previous to a falling edge of the input clock. This can reduce the phase difference between the input clock and the phase-locked clock, and hence to solve a problem of a conventional clock generator in that a delay time of a digital delay line in a phase lock circuit must be lengthened with a reduction in the multiplication number of the frequency multiplied clock, which requires a greater number of delay elements because of a large occupying area of the delay elements and a decoder, thereby increasing the circuit scale and cost of a chip to reduce the multiplication number of the frequency multiplied clock.
机译:一种时钟发生器,包括倍频器,锁相电路和分频器。倍频器通过将输入时钟的频率乘以生成倍频时钟。锁相电路检测输入时钟和分频时钟之间的相位差,并且通过将倍频时钟延迟与该相位差相对应的量来生成锁相时钟,该锁相时钟的相位与输入时钟锁定。分频器在每个固定周期中检测锁相时钟的特定脉冲,并通过参考锁相时钟的特定脉冲对锁相时钟进行分频来生成分频时钟。特别是,分频器在输入时钟的下降沿之前检测到特定脉冲。这可以减小输入时钟和锁相时钟之间的相位差,并因此解决了传统时钟发生器的问题,即必须延长锁相电路中数字延迟线的延迟时间,同时减小倍频时钟的倍数,由于延迟元件和解码器的占用面积较大,因此需要更多的延迟元件,从而增加了电路规模和芯片成本,降低了倍频的倍数时钟。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号