首页> 外国专利> FPGA structure having main, column and sector clock lines

FPGA structure having main, column and sector clock lines

机译:具有主时钟线,列时钟线和扇区时钟线的FPGA结构

摘要

A field programmable gate array with a matrix of rows and columns of programmable logic cells interconnectable to each other by a network of local and express bus lines and to I/O pads at the perimeter of the logic cell matrix and bus network, is characterized by having a set of clock lines which include main clock lines, column clock lines, and sector clock lines. Each of the main clock lines receives a different clock signal. Each of the column clock lines is associated with a particular column of logic cells of the matrix. Each column clock line is selectively connectable to any one of the main clock lines to receive a selected clock signal. Each of the sector clock lines is connected to a subset of the logic cells in a column. The column clock lines are selective connectable to the logic cells in this respective associated columns by means of the sector clock lines that are connectable to the column clock lines. A circuit for selectively inverting clock signals may be located along each sector clock line.
机译:现场可编程门阵列的特征在于,可编程逻辑单元的行和列矩阵通过局部和快速总线网络相互连接,并与逻辑单元矩阵和总线网络周边的I / O焊盘互连。具有一组时钟线,包括主时钟线,列时钟线和扇区时钟线。每个主时钟线接收不同的时钟信号。每列时钟线与矩阵的逻辑单元的特定列相关联。每一列时钟线可选择性地连接到任何一条主时钟线,以接收选定的时钟信号。每个扇区时钟线连接到一列中的逻辑单元的子集。通过可连接到列时钟线的扇区时钟线,列时钟线可选择性地连接到该相应相关列中的逻辑单元。可以沿着每个扇区时钟线设置用于选择性地反转时钟信号的电路。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号