首页> 外国专利> Single chip microcomputer having a dedicated address bus and dedicated data bus for transferring register bank data to and from an on-line RAM

Single chip microcomputer having a dedicated address bus and dedicated data bus for transferring register bank data to and from an on-line RAM

机译:具有专用地址总线和专用数据总线的单片机,​​用于将寄存器组数据与在线RAM进行传输

摘要

A single chip microcomputer comprises a central processing unit (CPU) 2, a on-chip RAM 3, a on-chip ROM 5, a first bus DBUS for connecting the CPU, RAM, and ROM with one another and transferring data between them, a second bus ABUS for passing address data corresponding to the data passed through the first bus, a third bus SDBUS for connecting the CPU 2 with the RAM 3 and transferring data between them, the number of bits of the third bus SDBUS being larger than that of the first bus DBUS, and a fourth bus BABUS for connecting the CPU 2 with the RAM 3 and passing address data corresponding to the data passed through the third bus SDBUS. The CPU 2 has a data memory RF serving as general purpose registers for providing internal data to the third bus SDBUS, and a bank specifying register BP for holding positional data of a mapping region in the RAM 3 where the contents of the data memory RF are mapped and providing the positional data to the fourth bus BABUS. The RAM 3 has a memory cell array 31, a bank address control circuit 35 connected to the fourth bus BABUS, for generating a real address according to the contents of the bank specifying register BP (BP0, BP1), and a selection circuit 37 for selecting the real address generated by the bank address control circuit 35, or the address provided through the second bus ABUS.
机译:单片机包括中央处理单元(CPU)2,片上RAM 3,片上ROM 5,a第一总线DBUS,用于将CPU,RAM和ROM相互连接并在它们之间传输数据;第二总线ABUS,用于传递与通过第一总线的数据相对应的地址数据;第三总线SDBUS,用于连接CPU 2 和RAM 3 在它们之间传输数据,第三总线SDBUS的位数大于第一总线DBUS的位数,第四总线BABUS用于连接CPU 2 与RAM 3 并传递与通过第三总线SDBUS传递的数据相对应的传递地址数据。 CPU 2 具有用作通用寄存器的数据存储器RF,用于向第三总线SDBUS提供内部数据,以及用于将映射区域的位置数据保持在RAM 中的存储体指定寄存器BP。在图3的中,数据存储器RF的内容被映射并将位置数据提供给第四总线BABUS。 RAM 3 具有存储单元阵列 31,与第四总线BABUS连接的存储体地址控制电路 35 ,用于根据存储区指定寄存器BP(BP 0 ,BP 1 )的内容,以及选择电路 37 的内容,用于选择由存储体地址控制电路 35 或通过第二总线ABUS提供的地址。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号