首页> 外国专利> Method of integrated circuit design by selection of noise tolerant gates

Method of integrated circuit design by selection of noise tolerant gates

机译:通过选择噪声容忍门进行集成电路设计的方法

摘要

A method of integrated circuit design using the selective replacement of increasingly noise tolerant cells is disclosed. The method involves compiling a library comprising a plurality of design element cells, sorting the library into groups of functionally-equivalent cells, and ordering the cells in each group from one extreme to the other extreme value of a featured parameter for which the integrated circuit is to be tested. Each one of the cells in the library have a known value of another parameter so that the substitution of a library cell for an original cell or another library cell does not affect the overall integrated circuit value for that known parameter. A substitution can thus be made with the knowledge that additional problems involving the known parameter are not being created. If a test of the integrated circuit discovers a problem in a particular cell's performance with regard to the featured parameter the appropriate library group is accessed and the failing cell is replaced with the first unused cell in the group. The process is repeated until the integrated circuit passes a performance test.
机译:公开了一种使用选择性替换逐渐增加的耐噪声单元的集成电路设计方法。该方法包括编译包括多个设计元素单元的库,将库分类为功能上等效的单元组,以及将每组中的单元从特征参数的一个极值到另一个极值排序,对于该特征参数,集成电路是进行测试。库中的每个单元都有另一个参数的已知值,因此用库单元代替原始单元或另一个库单元不会影响该已知参数的整体集成电路值。因此,可以在不产生涉及已知参数的其他问题的知识下进行替换。如果对集成电路的测试发现有关特定参数的特定单元的性能存在问题,则将访问适当的库组,并将出现故障的单元替换为该组中的第一个未使用的单元。重复该过程,直到集成电路通过性能测试为止。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号