首页> 外国专利> Redundant comparator design for improved offset voltage and single event effects hardness

Redundant comparator design for improved offset voltage and single event effects hardness

机译:冗余比较器设计,可改善失调电压和单事件效应硬度

摘要

An analog comparator architecture has improved immunity to single event effects and variations in input offset voltage. A conventional single analog comparator-based circuit is replaced with plural comparators, driving a “majority vote” logic block. The effective input offset voltage of the multi-comparator design is the middle one of the individual comparators' input offset voltages. A single event upset on any comparator may momentarily perturb its output into the incorrect state; however, the output of the majority voting logic block will remain in the correct state, as only one comparator is upset. In addition, where a heavy ion strike on any comparator's bias current source causes a momentary loss of bias current, this upsets only one comparator, so that the output of the voting logic block is unaffected.
机译:模拟比较器体系结构具有增强的抗单事件影响和输入失调电压变化的能力。基于常规的基于单个模拟比较器的电路被多个比较器代替,从而驱动“多数表决”。逻辑块。多重比较器设计的有效输入失调电压是各个比较器输入失调电压的中间值之一。任何比较器上发生的单个事件故障都可能会立即干扰其输出进入错误状态;但是,由于只有一个比较器发生故障,多数表决逻辑模块的输出将保持正确的状态。此外,在任何比较器的偏置电流源上有重离子撞击会导致偏置电流的瞬时损失时,这只会使一个比较器发生故障,从而使表决逻辑块的输出不受影响。

著录项

  • 公开/公告号US2002060585A1

    专利类型

  • 公开/公告日2002-05-23

    原文格式PDF

  • 申请/专利权人 INTERSIL AMERICAS INC.;

    申请/专利号US20010973106

  • 发明设计人 JAMES W. SWONGER;BRENT R. DOYLE;

    申请日2001-10-09

  • 分类号H03K5/22;

  • 国家 US

  • 入库时间 2022-08-22 00:52:10

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号