首页> 外国专利> Post-manufacture signal delay adjustment to solve noise-induced delay variations

Post-manufacture signal delay adjustment to solve noise-induced delay variations

机译:制造后信号延迟调整可解决噪声引起的延迟变化

摘要

Adjacent signal lines within the critical path of logic within an integrated circuit are checked for capacitive coupling induced signal delay variations resulting from concurrent signal transitions. When found, signal transition overlap is eliminated by delaying the clock edge (rising or falling) triggering the signal driving logic, without necessarily delaying the other clock edge. A delay circuit is incorporated into clock stages for the signal driving logic, and may be selectively actuated to delay the clock edge to particular signal driving logic circuits. Selection of signal lines in which signal transitions are to be delayed may be performed after manufacture of the integrated circuit, and iterative determinations may be required since signal adjustment may create new critical paths within the integrated circuit logic. Once the final signal adjustment configuration is determined, that configuration may be stored as a vector within a memory in the integrated circuit and read during power-up into a scan chain controlling the individual delay circuits.
机译:检查集成电路内逻辑的关键路径内的相邻信号线是否存在由并发信号转换引起的电容耦合引起的信号延迟变化。找到时,可通过延迟触发信号驱动逻辑的时钟沿(上升或下降)来消除信号转换重叠,而不必延迟另一个时钟沿。延迟电路被结合到用于信号驱动逻辑的时钟级中,并且可以被选择性地致动以将时钟沿延迟到特定的信号驱动逻辑电路。可以在制造集成电路之后执行其中信号过渡将被延迟的信号线的选择,并且由于信号调整可能在集成电路逻辑内创建新的关键路径,因此可能需要迭代确定。一旦确定了最终信号调整配置,该配置就可以作为矢量存储在集成电路中的存储器中,并在加电期间读入控制各个延迟电路的扫描链中。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号