首页> 外国专利> Prefetch architectures for data and time signals in an integrated circuit and methods therefor

Prefetch architectures for data and time signals in an integrated circuit and methods therefor

机译:集成电路中的数据和时间信号的预取架构及其方法

摘要

A synchronized data capture circuit configured to synchronize capturing of data in a first plurality of data signals with a first plurality of timing signals to output a synchronized data capture signal. The synchronized data capture circuit includes a timer generator having a first timer generator output. The timer generator is coupled to receive the first plurality of timing signals and to serially output on the first timer generator output, as a first high frequency timing pulse stream, first timing pulses responsive to timing pulses of the plurality of timing signals. The first high frequency timing pulse stream has a timing pulse stream frequency that is higher than a timing input frequency associated with one of the first plurality of timing signals. The synchronized data capture circuit also includes first plurality of data driver circuits coupled to receive the first plurality of data signals and the plurality of timing signals. The first plurality of data driver circuits are configured to serially output, as a first high frequency data stream, first data pulses responsive to the timing pulses of the plurality of timing signals and data pulses of the first plurality of data signal. The first high frequency data stream has a data stream frequency that is higher than a data input frequency associated with one of the first plurality of data signals. The synchronized data capture circuit further includes a first data clocking circuit coupled to receive the first high frequency data stream and the first high frequency timing pulse stream to synchronize capture of data in the first high frequency data stream using the first high frequency timing pulse stream to output the synchronized data capture signal, wherein the synchronized data capture signal has a data output frequency that is higher than the timing input frequency and the data input frequency.
机译:同步数据捕获电路,被配置为将第一多个数据信号中的数据捕获与第一多个定时信号同步,以输出同步数据捕获信号。同步数据捕获电路包括具有第一定时器发生器输出的定时器发生器。定时器发生器被耦合以接收第一多个定时信号并且响应于多个定时信号的定时脉冲而在第一定时器发生器输出上串行输出第一定时脉冲作为第一高频定时脉冲流。第一高频定时脉冲流具有比与第一多个定时信号之一相关联的定时输入频率高的定时脉冲流频率。同步数据捕获电路还包括第一多个数据驱动器电路,其被耦合以接收第一多个数据信号和多个定时信号。第一多个数据驱动器电路被配置为响应于多个定时信号的定时脉冲和第一多个数据信号的数据脉冲而串行输出第一数据脉冲作为第一高频数据流。第一高频数据流具有高于与第一多个数据信号之一相关联的数据输入频率的数据流频率。同步数据捕获电路还包括第一数据时钟电路,其耦合以接收第一高频数据流和第一高频定时脉冲流,以使用第一高频定时脉冲流将第一高频数据流中的数据捕获同步到输出同步数据捕获信号,其中同步数据捕获信号的数据输出频率高于定时输入频率和数据输入频率。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号