首页> 外国专利> Adder tree structure with reduced carry ripple adder stage

Adder tree structure with reduced carry ripple adder stage

机译:具有减少进位波纹加法器级的加法器树结构

摘要

A Wallace tree structure such as that used in a DSP is arranged to sum vectors. The structure has a number of adder stages (365, 370, 375), each of which may have half adders (300) with two input nodes, and full adders (310) with three input nodes. The structure is designed with reference to the vectors to be summed. The number of full- and half-adders in each stage and the arrangement of vector inputs depends upon their characteristics. An algorithm calculates the possible tree structures and input arrangements, and selects an optimum design having a small final stage ripple adder (380), the design being based upon the characteristics of the vector inputs. This leads to reduced propagation delay and a reduced amount of semiconductor material for implementation of the DSP.
机译:诸如在DSP中使用的华莱士树结构被布置为对向量求和。该结构具有多个加法器级(365、370、375),每个加法器级可以具有带有两个输入节点的半加法器(300)和带有三个输入节点的全加法器(310)。参考要求和的向量来设计结构。每个阶段中全加器和半加器的数量以及向量输入的排列方式取决于它们的特性。一种算法计算可能的树形结构和输入布置,并选择具有小的最终级波纹加法器的最佳设计(380),该设计基于矢量输入的特性。这导致减小的传播延迟和用于实施DSP的半导体材料的数量减少。

著录项

  • 公开/公告号EP1308836A1

    专利类型

  • 公开/公告日2003-05-07

    原文格式PDF

  • 申请/专利权人 MOTOROLA INC.;

    申请/专利号EP20010402820

  • 发明设计人 COMBES ALAIN;STEINNINGER FRANZ;

    申请日2001-10-31

  • 分类号G06F7/52;G06F7/50;

  • 国家 EP

  • 入库时间 2022-08-21 23:49:50

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号