首页> 外国专利> Method of fabricating a CMOS device with integrated super-steep retrograde twin wells using double selective epitaxial growth

Method of fabricating a CMOS device with integrated super-steep retrograde twin wells using double selective epitaxial growth

机译:使用双重选择性外延生长制造具有集成的超陡逆行双阱的CMOS器件的方法

摘要

A process of fabricating a CMOS device comprised with super-steep retrograde (SSR), twin well regions, has been developed. The process features the use of two, selective epitaxial growth (SEG), procedures, with the first SEG procedure resulting in the growth of bottom silicon shapes in the PMOS, as well as in the NMOS region of the CMOS device. After implantation of the ions needed for the twin well regions, into the bottom silicon shapes, a second SEG procedure is employed resulting in growth of top silicon shapes on the underlying, implanted bottom silicon shapes. An anneal procedure then distributes the implanted ions resulting in an SSR N well region in the composite silicon shape located in the PMOS region, and resulting in an SSR P well region in the composite silicon shape located in the NMOS region of the CMOS device.
机译:已经开发了制造包括超陡逆行(SSR),双阱区的CMOS器件的工艺。该工艺的特点是使用两种选择性外延生长(SEG)工艺,第一个SEG工艺导致PMOS以及CMOS器件的NMOS区域中底部硅形状的生长。在将双阱区所需的离子注入到底部硅形状之后,采用第二次SEG程序,导致顶部硅形状在下面的注入的底部硅形状上生长。然后,退火程序分布注入的离子,从而形成位于PMOS区域中的复合硅形状的SSR N阱区域,并导致位于CMOS器件的NMOS区域中的复合硅形状的SSR P阱区域。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号