首页> 外国专利> Method and structure for ultra-low contact resistance CMOS formed by vertically self-aligned CoSi2 on raised source drain Si/SiGe device

Method and structure for ultra-low contact resistance CMOS formed by vertically self-aligned CoSi2 on raised source drain Si/SiGe device

机译:由垂直自对准CoSi2在凸起的源极漏极Si / SiGe器件上形成的超低接触电阻CMOS的方法和结构

摘要

A method (and structure) of forming a vertically-self-aligned silicide contact to an underlying SiGe layer, includes forming a layer of silicon of a first predetermined thickness on the SiGe layer and forming a layer of metal on the silicon layer, where the metal layer has a second predetermined thickness. A thermal annealing process at a predetermined temperature then forms a silicide of the silicon and metal, where the predetermined temperature is chosen to substantially preclude penetration of the silicide into the underlying SiGe layer.
机译:一种形成与下面的SiGe层垂直自对准的硅化物接触的方法(和结构),包括在SiGe层上形成第一预定厚度的硅层,并在硅层上形成金属层,其中金属层具有第二预定厚度。然后在预定温度下的热退火工艺形成硅和金属的硅化物,其中选择预定温度以基本上防止硅化物渗透到下面的SiGe层中。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号