首页> 外国专利> Clocking methodology for at-speed testing of scan circuits with synchronous clocks

Clocking methodology for at-speed testing of scan circuits with synchronous clocks

机译:使用同步时钟对扫描电路进行全速测试的时钟方法

摘要

A clocking method for at-speed scan testing for delay defects in cross-domain paths of interacting synchronous clock domains in a scan circuit, each path originating from a source memory element in one of the domains and terminating at a destination memory element in another of the domains and comprises selectively aligning either a capture edge or a launch edge of the clock of each domain with a corresponding edge of at least one other domain of the interacting synchronous clock domains to determine the cross-domain paths to be tested between a source domain and a destination domain; clocking memory elements in each domain at respective domain clock rates to launch signal transitions from source memory elements in source domains; and for each pair of interacting clock domains under test, capturing, in the destination domain, circuit responses to signal transitions launched along paths originating from the source domain and selectively disabling capturing, in the source domain, of circuit responses to signal transitions launched along paths originating from the destination domain.
机译:一种用于对扫描电路中相互作用的同步时钟域的跨域路径中的延迟缺陷进行全速扫描测试的时钟方法,每个路径均来自一个域中的源存储元件,并终止于另一个域中的目标存储元件这些域并包括选择性地将每个域的时钟的捕获沿或启动沿与相互作用的同步时钟域的至少一个其他域的对应边缘对齐,以确定源域之间要测试的跨域路径和目标域;以每个域时钟速率为每个域中的存储元件计时,以从源域中的源存储元件启动信号转换;对于被测的每对交互时钟域,在目标域中捕获对沿源域发起的路径发起的信号转换的电路响应,并有选择地禁用对源域中对沿路径发起的信号转换的电路响应的捕获源于目标域。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号