首页> 外国专利> Muxed-output double-date-rate-2 (DDR2) register with fast propagation delay

Muxed-output double-date-rate-2 (DDR2) register with fast propagation delay

机译:具有快速传播延迟的混合输出双数据速率2(DDR2)寄存器

摘要

A register chip for double-data-rate (DDR) memory modules operates in 1:1 mode or 1:2 mode. A differential input clock is buffered to generate a slave clock that continuously clocks slave stages of flip-flops, and gated to generate a first clock pulsing only in 1:1 mode and a second clock pulsing only in 1:2 mode. The master stage has two input transmission gates, one activated by the first clock and another activated by the second clock. In 1:1 mode a first data bit is sampled by the first clock, but in 1:2 mode a second data bit is sampled by the second clock. The sampled bit is inverted and applied to the slave stage and to a feedback gate that has transistors gated by the first and second clocks. The clock-to-output delay is improved since an output mux is replaced by the muxing function built into the master stage.
机译:用于双倍数据速率(DDR)存储模块的寄存器芯片以1:1模式或1:2模式工作。差分输入时钟经过缓冲以生成一个从时钟,该时钟连续为触发器的从级供电,并被门控以仅在1:1模式下产生第一时钟脉冲,而仅在1:2模式下产生第二时钟脉冲。主级具有两个输入传输门,一个由第一时钟激活,另一个由第二时钟激活。在1:1模式下,第一时钟采样第一数据位,而在1:2模式下,第二时钟采样第二数据位。采样的比特被反相并施加到从级和反馈门,该反馈门具有由第一和第二时钟门控的晶体管。由于将输出多路复用器替换为内置在主级中的复用功能,因此改善了时钟输出延迟。

著录项

  • 公开/公告号US6842059B1

    专利类型

  • 公开/公告日2005-01-11

    原文格式PDF

  • 申请/专利权人 KE WU;

    申请/专利号US20040709132

  • 发明设计人 KE WU;

    申请日2004-04-15

  • 分类号H03K312;

  • 国家 US

  • 入库时间 2022-08-21 22:20:56

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号