首页> 外国专利> Macro design techniques to accommodate chip level wiring and circuit placement across the macro

Macro design techniques to accommodate chip level wiring and circuit placement across the macro

机译:宏设计技术可适应宏中的芯片级布线和电路布置

摘要

Macro design techniques are disclosed for facilitating subsequent stage wiring across the macro. Whitespace areas within the macro are rearranged to accommodate the wiring. The rearrangement may take the form of physical rearrangement of the whitespace areas into routing tracks extending from one side of the macro to another; shielding using, for example, macro power bussing and/or macro wiring; routing power busses to the rearranged whitespace; and/or inserting active circuits with pins accessible to the wiring. In a preferred embodiment, active circuits are placed into rearranged macro whitespace during the design of subsequent stages. The rearrangement of the whitespace facilitates the wiring across the macro so that slew rate and path delay requirements of the subsequent stage wiring can be maintained, without excessive buffering or rerouting of wiring.
机译:公开了宏设计技​​术,用于促进跨宏的后续级布线。重新排列了宏内的空白区域以容纳布线。重排可以采取将空白区域物理重排为从宏的一侧延伸到另一侧的路由轨迹的形式;即,将布线区域从宏的一侧延伸到另一侧。使用宏电源总线和/或宏接线进行屏蔽;将电源总线路由到重新排列的空白处;和/或插入带有可触及接线柱的有源电路。在优选实施例中,在后续阶段的设计期间,将有源电路放置在重新布置的宏空白中。空格的重新安排使跨宏的布线变得容易,从而可以保持下一级布线的转换速率和路径延迟要求,而不会过度缓冲或重新布线。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号