首页> 外国专利> Identifying and synchronizing permuted channels in a parallel channel bit error rate tester

Identifying and synchronizing permuted channels in a parallel channel bit error rate tester

机译:在并行通道误码率测试仪中识别并同步排列的通道

摘要

A test system that includes a generator and an analyzer acting cooperatively to test a device having a plurality of device communication channels. The device has a plurality of inputs and corresponding outputs, each input being connected to a corresponding one of the outputs. The correspondence between the input and output channels may change if the device is turned off and on or if the device is not actively sending data from the inputs to the outputs. The test system determines a mapping between the device inputs and outputs prior to performing bit error rate testing utilizing a mapping test pattern. The test system can then switch to a bit error rate test pattern without causing the device to drift such that the correspondence between the input and output channels is lost.
机译:一种测试系统,包括发生器和分析器,所述发生器和分析器共同作用以测试具有多个设备通信通道的设备。该设备具有多个输入和对应的输出,每个输入连接到对应的一个输出。如果关闭和打开设备,或者设备未主动将数据从输入发送到输出,则输入和输出通道之间的对应关系可能会更改。测试系统在使用映射测试模式执行误码率测试之前,确定设备输入和输出之间的映射。然后,测试系统可以切换到误码率测试模式,而不会导致设备漂移,从而丢失了输入和输出通道之间的对应关系。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号