首页> 外国专利> High speed software driven emulator comprised of a plurality of emulation processors with a method to allow high speed bulk read/write operation synchronous DRAM while refreshing the memory

High speed software driven emulator comprised of a plurality of emulation processors with a method to allow high speed bulk read/write operation synchronous DRAM while refreshing the memory

机译:由多个仿真处理器组成的高速软件驱动的仿真器,其方法是在刷新存储器的同时允许高速批量读/写操作同步DRAM

摘要

A system and method for bulk transfer to and from the SRAMs in which a starting memory address is latched and is then incremented every clock cycle to generate a new memory address. The addresses are decoded and memory requests are pipelined to the SRAM memory, one every clock cycle. When the memory controller detects transfer of the boundary of a predetermined number of clock cycles or words (e.g. 64 words or four clock cycles) the burst mode of data transfer is stopped and the memory controller waits for a “done” signal before resuming another cycle of the burst transfer mode. The memory controller on detecting a request on this address boundary first does a memory refresh followed by a requested operation; e.g. a continuation of the transfer operation.
机译:一种用于往返于SRAM的批量传输的系统和方法,其中锁存了起始存储地址,然后在每个时钟周期进行递增以生成新的存储地址。地址被解码,存储器请求通过管道传送到SRAM存储器,每个时钟周期一个。当存储控制器检测到预定数量的时钟周期或字(例如64个字或四个时钟周期)的边界的传输时,数据传输的突发模式停止,并且存储控制器在恢复另一个周期之前等待“完成”信号突发传输模式。存储器控制器在检测到该地址边界上的请求时首先进行存储器刷新,然后执行请求的操作;例如转移操作的延续。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号