首页> 外国专利> A NOVEL MONOLITHIC, COMBO NONVOLATILE MEMORY ALLOWING BYTE, PAGE AND BLOCK WRITE WITH NO DISTURB AND DIVIDED-WELL IN THE CELL ARRAY USING A UNIFIED CELL STRUCTURE AND TECHNOLOGY WITH A NEW SCHEME OF DECODER AND LAYOUT

A NOVEL MONOLITHIC, COMBO NONVOLATILE MEMORY ALLOWING BYTE, PAGE AND BLOCK WRITE WITH NO DISTURB AND DIVIDED-WELL IN THE CELL ARRAY USING A UNIFIED CELL STRUCTURE AND TECHNOLOGY WITH A NEW SCHEME OF DECODER AND LAYOUT

机译:使用统一的单元结构和技术以及新的解码器和布局方案,在单元格中实现了一种新颖的,完整的非易失性内存,允许字节,分页和块写入,且无干扰,并且在单元格中被很好地划分

摘要

A nonvolatile memory array has a single transistor flash memory cell and a two transistor EEPROM memory cell which maybe integrated on the same substrate. The nonvolatile memory cell has a floating gate with a low coupling coefficient to permit a smaller memory cell. The floating gate placed over a tunneling insulation layer, the floating gate is aligned with edges of the source region and the drain region and having a width defined by a width of the edges of the source of the drain. The floating gate and control gate have a relatively small coupling ratio of less than 50% to allow scaling of the nonvolatile memory cells. The nonvolatile memory cells are programmed with channel hot electron programming and erased with Fowler Nordheim tunneling at relatively high voltages.
机译:非易失性存储阵列具有单个晶体管闪存存储单元和两个晶体管EEPROM存储单元,它们可以集成在同一基板上。非易失性存储单元具有具有低耦合系数的浮栅,以允许较小的存储单元。浮置栅极放置在隧道绝缘层上,该浮置栅极与源极区和漏极区的边缘对准,并且具有由漏极的源极的边缘的宽度限定的宽度。浮置栅极和控制栅极具有小于50%的相对较小的耦合比,以允许缩放非易失性存储单元。非易失性存储单元通过沟道热电子编程进行编程,并通过Fowler Nordheim隧道以相对较高的电压进行擦除。

著录项

相似文献

  • 专利
  • 外文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号