首页> 外国专利> Method and circuit for adjusting the timing of output data based on the current and future states of the output data

Method and circuit for adjusting the timing of output data based on the current and future states of the output data

机译:用于基于输出数据的当前和未来状态来调整输出数据的时序的方法和电路

摘要

A clock synchronization circuit receives an input clock signal along with current and future data signals. The clock synchronization circuit generates a phase shifted clock signal in response to the input clock signal, with the phase shifted clock signal having a phase shift relative to the input clock signal that is a function of the current and future data signals. The clock synchronization circuit may also generate a plurality of phase shifted clock signals, with each phase shifted clock signal having a respective phase shift that is a function of the current and future logic states of groups of the other data signals.
机译:时钟同步电路接收输入时钟信号以及当前和将来的数据信号。时钟同步电路响应于输入时钟信号而产生相移时钟信号,其中相移时钟信号相对于输入时钟信号具有相移,该相移是当前和未来数据信号的函数。时钟同步电路还可以产生多个相移时钟信号,其中每个相移时钟信号具有各自的相移,该相移是其他数据信号的组的当前和未来逻辑状态的函数。

著录项

  • 公开/公告号US2005286667A1

    专利类型

  • 公开/公告日2005-12-29

    原文格式PDF

  • 申请/专利权人 YANGSUNG JOO;GREG A. BLODGETT;

    申请/专利号US20050218170

  • 发明设计人 YANGSUNG JOO;GREG A. BLODGETT;

    申请日2005-08-31

  • 分类号H04L7/00;

  • 国家 US

  • 入库时间 2022-08-21 21:42:58

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号