首页> 外国专利> Method and apparatus for enhancing the performance of event driven dynamic simulation of digital circuits based on netlist partitioning techniques

Method and apparatus for enhancing the performance of event driven dynamic simulation of digital circuits based on netlist partitioning techniques

机译:基于网表划分技术增强事件驱动的数字电路动态仿真性能的方法和装置

摘要

Disclosed is a full-chip level verification methodology that combines static timing analysis techniques with dynamic event-driven simulation. The specification discloses a capability to partition a multiple-clock design into various clock domains and surrounding asynchronous regions automatically and to determine the timing of the design on an instance by instance basis. Static timing analysis techniques can be leveraged to verify the synchronous cores of each clock domain. The asynchronous regions of the design and the interaction between synchronous cores of the clock domains are validated using detailed dynamic event-driven simulation without the burden of carrying the interior timing attributes of the synchronous cores that have already been verified.
机译:公开了一种全芯片级验证方法,其将静态时序分析技术与动态事件驱动的仿真相结合。该规范公开了一种将多时钟设计自动划分到各种时钟域和周围的异步区域中并根据实例确定设计时序的能力。可以利用静态时序分析技术来验证每个时钟域的同步内核。使用详细的动态事件驱动仿真可以验证设计的异步区域以及时钟域的同步内核之间的交互,而不会带来已验证的同步内核内部时序属性的负担。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号