首页> 外国专利> Method and apparatus for debug, diagnosis, and yield improvement of scan-based integrated circuits

Method and apparatus for debug, diagnosis, and yield improvement of scan-based integrated circuits

机译:用于基于扫描的集成电路的调试,诊断和成品率提高的方法和装置

摘要

A method and apparatus for debug, diagnosis, and/or yield improvement of a scan-based integrated circuit where scan chains embedded in a scan core 303 have no external access, such as the case when they are surrounded by pattern generators 302 and pattern compactors 305, using a DFT (design-for-test) technology such as Logic BIST (built-in self-test) or Compressed Scan. This invention includes an output-mask controller 301 and an output-mask network 304 to allow designers to mask off selected scan cells 311 from being compacted in a selected pattern compactor 305. This invention also includes an input chain-mask controller and an input-mask network for driving constant logic values into scan chain inputs of selected scan chains to allow designers to recover from scan chain hold time violations. Computer-aided design (CAD) methods are then proposed to automatically synthesize the output-mask controller 301, output-mask network 304, input chain-mask controller and input-mask network, and to further generate test patterns according to the synthesized scan-based integrated circuit.
机译:一种用于基于调试的集成电路的调试,诊断和/或提高产量的方法和设备,其中嵌入在扫描核心 303 中的扫描链没有外部访问权限,例如被包围时的情况由图案生成器 302 和图案压缩器 305 使用DFT(测试设计)技术(例如Logic BIST(内置自测试)或压缩扫描)进行。本发明包括一个输出屏蔽控制器 301 和一个输出屏蔽网络 304 ,允许设计者屏蔽选定的扫描单元 311 ,使其免于被压缩。在选定的模式压实器 305 中。本发明还包括用于将恒定逻辑值驱动到选定扫描链的扫描链输入中的输入链掩码控制器和输入掩码网络,以允许设计者从扫描链保持时间违规中恢复。然后提出计算机辅助设计(CAD)方法,以自动合成输出掩码控制器 301 ,输出掩码网络 304 ,输入链掩码控制器和输入掩码网络,并根据合成的基于扫描的集成电路进一步生成测试图案。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号