首页> 外国专利> Single event upset in SRAM cells in FPGAs with high resistivity gate structures

Single event upset in SRAM cells in FPGAs with high resistivity gate structures

机译:具有高电阻率栅极结构的FPGA的SRAM单元中的单事件翻转

摘要

SEU-hardening series resistances loads are formed within the gate structures of cross-coupled inverters of a latch. For some embodiments, the gate contact for the input of each cross-coupled inverter has a sufficiently high resistance to provide the SEU-hardening series resistance. For other embodiments, a conductive trace layer coupled to the input of each cross-coupled inverter includes a high-resistivity portion that provides the SEU-hardening series resistance.
机译:在锁存器的交叉耦合反相器的栅极结构内形成SEU强化串联电阻负载。对于一些实施例,用于每个交叉耦合的逆变器的输入的栅极触点具有足够高的电阻以提供SEU硬化串联电阻。对于其他实施例,耦合到每个交叉耦合的逆变器的输入的导电迹线层包括提供SEU硬化串联电阻的高电阻率部分。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号