首页> 外国专利> Circuit arrangement, method and data processing device for performing a one-cycle addition or subtraction and a comparison in arithmetic redundant form

Circuit arrangement, method and data processing device for performing a one-cycle addition or subtraction and a comparison in arithmetic redundant form

机译:用于以算术冗余形式执行单周期加法或减法和比较的电路装置,方法和数据处理装置

摘要

A method and apparatus is disclosed that uses an arithmetic circuit for adding numbers represented in a redundant form to also subtract numbers received in redundant form, including numbers received from a bypass circuit. A non-propagative comparator circuit is then used to compare a given value with a result from the arithmetic circuit to determine if the result is equal to the given value. All of the operations described above can be accomplished without propagating carry signals throughout the circuitry. The method includes generating a complemented redundant form of at least one number supplied to the arithmetic circuit in redundant form. It also includes providing adjustment input to the arithmetic circuit to augment a result produced through the arithmetic circuit. This adjustment causes the arithmetic circuit to generate a valid outcome in redundant form as a result of a subtraction operation if the arithmetic operation is subtraction. Then the result is compared to a given value using a non-propagative comparator to determine equality or inequality of the result to the given value.
机译:公开了一种方法和装置,其使用算术电路将以冗余形式表示的数字相加,还减去以冗余形式接收的数字,包括从旁路电路接收的数字。然后,使用非传播比较器电路将给定值与算术电路的结果进行比较,以确定结果是否等于给定值。无需在整个电路中传播进位信号就可以完成上述所有操作。该方法包括生成以冗余形式提供给算术电路的至少一个数字的互补冗余形式。它还包括向算术电路提供调整输入,以增强通过算术电路产生的结果。如果该算术运算是减法运算,则该调整使得该算术电路由于该减法运算而产生冗余形式的有效结果。然后,使用非传播比较器将结果与给定值进行比较,以确定结果与给定值的相等或不相等。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号