首页> 外国专利> Simulation and timing control for hardware accelerated simulation

Simulation and timing control for hardware accelerated simulation

机译:硬件加速仿真的仿真和时序控制

摘要

A fully synthesizeable Simulation Control Module (SCM) controls and monitors the simulation of a design under test (DUT). A clock generator within the SCM and a Software clock facility residing on the host workstation are responsible for providing the clocks for the DUT. The SCM and the hardware clock facility are dynamically generated at build time to suit the needs of the DUT. They maximize performance by automatically generating clock waveforms for designs containing multiple asynchronous clocks, thereby decreasing the frequency of accelerator-workstation interaction. The software clock facility has the ability to directly drive the DUT and is responsible for managing the simulation time and clock parameters. The SCM is also responsible for monitoring an abort condition such as a trigger to execute an external software model. The SCM and the clock facilities allow the hardware accelerator to efficiently support multiple asynchronous clock domains, execution of external software models and co-simulation.
机译:完全可综合的仿真控制模块(SCM)控制和监视被测设计(DUT)的仿真。 SCM内的时钟发生器和主机工作站上的软件时钟工具负责为DUT提供时钟。 SCM和硬件时钟工具在构建时动态生成,以适应DUT的需求。它们通过为包含多个异步时钟的设计自动生成时钟波形来最大化性能,从而降低了加速器与工作站交互的频率。软件时钟功能能够直接驱动DUT,并负责管理仿真时间和时钟参数。 SCM还负责监视中止条件,例如执行外部软件模型的触发器。 SCM和时钟功能使硬件加速器可以有效地支持多个异步时钟域,外部软件模型的执行和协同仿真。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号