首页> 外国专利> Layout-driven, area-constrained design optimization

Layout-driven, area-constrained design optimization

机译:布局驱动,面积受限的设计优化

摘要

In one embodiment, a method for layout-driven, area-constrained design optimization includes accessing a design and a layout of the design. The design includes one or more gates and one or more nets coupling the gates to each other. The layout includes blocks that partition a chip area of the design. Each block includes one or more of the gates. The layout also includes a global routing of the nets. The method also includes performing a first timing analysis of the design and the layout and updating the design and the layout. The method also includes performing a second timing analysis of the design and the layout. The second timing analysis takes into account the updates to the design and the layout. The method also includes, if one or more results of the second timing analysis indicate that the design does not meet one or more predetermined design goals and indicate at least a predetermined amount of progress toward one or more of the design goals relative to the one or more results of the first timing analysis, further updating the design and the layout.
机译:在一个实施例中,一种用于布局驱动的,受区域限制的设计优化的方法包括访问设计和设计的布局。该设计包括一个或多个门以及将门彼此耦合的一个或多个网。该布局包括划分设计芯片区域的模块。每个块包括一个或多个门。该布局还包括网络的全局路由。该方法还包括执行设计和布局的第一时序分析以及更新设计和布局。该方法还包括执行设计和布局的第二时序分析。第二次时序分析考虑了对设计和布局的更新。该方法还包括,如果第二时序分析的一个或多个结果指示该设计不满足一个或多个预定设计目标,并且指示相对于一个或多个设计目标朝着一个或多个设计目标的至少预定量的进度。第一次时序分析的更多结果,进一步更新了设计和布局。

著录项

  • 公开/公告号US7197732B2

    专利类型

  • 公开/公告日2007-03-27

    原文格式PDF

  • 申请/专利权人 RAJEEV MURGAI;

    申请/专利号US20050210182

  • 发明设计人 RAJEEV MURGAI;

    申请日2005-08-22

  • 分类号G06F17/50;

  • 国家 US

  • 入库时间 2022-08-21 21:01:11

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号