首页> 外国专利> All-digital phase-locked loop for a digital pulse-width modulator

All-digital phase-locked loop for a digital pulse-width modulator

机译:用于数字脉宽调制器的全数字锁相环

摘要

A digital audio system including a digital phase-locked-loop circuit for generating a pulse-width-modulation (PWM) clock signal, applied to a pulse-code-modulation to pulse-width-modulation converter, is disclosed. The digital phase-locked loop includes a phase detector for measuring phase error between a reference signal and a feedback signal. A digital version of the phase error, after filtering by a loop filter, is converted to a digital delay control word that is sampled at twice its frequency. Successive samples of the delay control word control the propagation delay of first and second delay cells in an oscillator. The use of successive samples at substantially twice the frequency of change of the delay control word effectively realizes the sum of a sinc filter and a comb filter, which greatly suppresses the effects of jitter in the reference signal to the digital phase-locked loop.
机译:公开了一种数字音频系统,该数字音频系统包括数字锁相环电路,该数字锁相环电路用于生成脉冲宽度调制(PWM)时钟信号,该时钟信号被应用于脉冲编码调制到脉冲宽度调制转换器。该数字锁相环包括用于检测参考信号和反馈信号之间的相位误差的相位检测器。相位误差的数字版本经过环路滤波器滤波后,将转换为数字延迟控制字,并以其两倍的频率对其进行采样。延迟控制字的连续采样控制振荡器中第一和第二延迟单元的传播延迟。使用基本上是延迟控制字的变化频率两倍的连续采样可以有效地实现正弦滤波器和梳状滤波器的和,从而大大抑制了数字锁相环参考信号中的抖动影响。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号