首页> 外国专利> High speed elastic buffer with clock jitter tolerant design

High speed elastic buffer with clock jitter tolerant design

机译:具有时钟抖动容限设计的高速弹性缓冲器

摘要

A receiver for high-speed indirect synchronous digital data transmission includes an elastic buffer receiving an incoming data stream containing embedded timing information preceding a data sequence, generating a recovered clock from the timing information, initially synchronizing the frequency of a local clock to the recovered clock, and accommodating subsequent drift between the recovered and local clocks across the duration of the data sequence while tolerating clock jitter. Received data is clocked into a FIFO buffer within the elastic buffer based on the recovered clock and read out based upon the local clock, with the buffer expanding or contracting by adjustment of an index to accommodate skew of greater than one clock period. Expansion or contraction of the FIFO buffer is disabled during periods when clock jitter is likely, such as periods immediately following an index change.
机译:用于高速间接同步数字数据传输的接收器包括弹性缓冲器,该弹性缓冲器接收包含在数据序列之前的嵌入式定时信息的输入数据流,从该定时信息生成恢复的时钟,首先将本地时钟的频率与恢复的时钟同步,并在数据序列的持续时间内适应恢复时钟和本地时钟之间的后续漂移,同时容忍时钟抖动。接收到的数据根据​​恢复的时钟记入弹性缓冲区内的FIFO缓冲区,并根据本地时钟读出,并通过调整索引以适应大于一个时钟周期的偏斜来扩展或收缩缓冲区。在可能发生时钟抖动的时间段(例如紧接索引更改后的时间段)内,禁止FIFO缓冲区的扩展或收缩。

著录项

  • 公开/公告号US7366207B1

    专利类型

  • 公开/公告日2008-04-29

    原文格式PDF

  • 申请/专利权人 ROHIT VAISHNAV;RAVI KUMAR;

    申请/专利号US20030368251

  • 发明设计人 RAVI KUMAR;ROHIT VAISHNAV;

    申请日2003-02-18

  • 分类号H04J3/06;

  • 国家 US

  • 入库时间 2022-08-21 20:09:55

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号