首页> 外国专利> Digital DLL device, digital DLL control method, and digital DLL control program

Digital DLL device, digital DLL control method, and digital DLL control program

机译:数字DLL设备,数字DLL控制方法和数字DLL控制程序

摘要

A digital DLL device is provided which can reduce an error with respect to a target delay amount. The device provides a delay to an input clock signal so as to equally divide a clock cycle T thereof into N parts, and includes first variable delay sections and second variable delay sections, each of which is formed of an arbitrary number of unit delay buffers connected in series with one another. A phase comparison section makes a compare between the phase of the input clock signal and the phase of an output signal which is the input signal having been delayed while passing through all the first and second variable delay sections, and outputs a result of the comparison. A delay control section calculates a total number of unit delay buffers S required based on the phase comparison result, sets a quotient Q of S divided by N to be the number of unit delay buffers for each of the first variable delay sections, and allocates a remainder R of S divided by N to the second variable delay sections, respectively.
机译:提供了一种数字DLL设备,其可以减少关于目标延迟量的误差。该设备向输入时钟信号提供延迟,以便将其时钟周期T平均分为N个部分,并包括第一可变延迟部分和第二可变延迟部分,每个可变延迟部分和第二可变延迟部分由任意数量的单位延迟缓冲器连接而成彼此串联。相位比较部分在输入时钟信号的相位和输出信号的相位之间进行比较,该输出信号是在经过所有第一和第二可变延迟部分时已经被延迟的输入信号,并输出比较结果。延迟控制部分基于相位比较结果计算所需的单位延迟缓冲器的总数,将S的商Q除以N作为每个第一可变延迟部分的单位延迟缓冲器的数目,并分配一个S的剩余部分R被N除以第二可变延迟部分。

著录项

  • 公开/公告号US7298192B2

    专利类型

  • 公开/公告日2007-11-20

    原文格式PDF

  • 申请/专利权人 NORIYUKI TOKUHIRO;

    申请/专利号US20060510721

  • 发明设计人 NORIYUKI TOKUHIRO;

    申请日2006-08-28

  • 分类号H03L7/06;

  • 国家 US

  • 入库时间 2022-08-21 20:09:48

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号