首页> 外国专利> Variably delayable transmission of packets between independently clocked source, intermediate, and destination circuits while maintaining orderly and timely processing in one or both of the intermediate and destination circuits

Variably delayable transmission of packets between independently clocked source, intermediate, and destination circuits while maintaining orderly and timely processing in one or both of the intermediate and destination circuits

机译:在独立计时的源电路,中间电路和目标电路之间可变地延迟传输数据包,同时在中间电路和目标电路之一或两者中保持有序且及时的处理

摘要

In a system having independently-clocked job-performing circuits (e.g., payload processors) and independently-clocked job-ordering circuits (e.g., request and payload suppliers), coordinating mechanisms are provided for coordinating exchanges between the independently-clocked circuits. The coordinating mechanisms include those that use transmitted time-stamps for scheduling contention-free performances within the job-performing circuits of requested jobs. The coordinating mechanisms additionally or alternatively include static and dynamic rate constraining means that are configured to prevent a faster-clocked one of the independently-clocked circuits from overwhelming a more slowly-clocked other of the independently-clocked circuits. In one implementation, independently-clocked telecommunication-shelves house a distributed set of line cards and switch cards. An asynchronous interconnect is provided between the independently-clocked shelves for carrying job requests and payload data between the distributed line cards and the distributed switch cards. The multi-shelf system is scalable and robust because additional or replacement line and switch cards may be inserted into one or another of the independently-clocked shelves as desired and because a unified clock-tree is not needed for synchronizing activities within the interconnected, but independently clocked shelves.
机译:在具有独立计时的作业执行电路(例如,有效载荷处理器)和独立计时的作业排序电路(例如,请求和有效载荷供应商)的系统中,提供了协调机制以协调独立计时的电路之间的交换。协调机制包括那些使用传输的时间戳来调度所请求作业的作业执行电路内无争用性能的机制。协调机构附加地或可替代地包括静态和动态速率约束装置,其被配置为防止时钟频率较高的独立时钟电路之一淹没了时钟频率较低的独立时钟电路中的另一个。在一种实施方式中,独立计时的电信机架容纳一组分布式的线卡和交换卡。在独立计时的机架之间提供了异步互连,用于在分布式线路卡和分布式交换卡之间承载作业请求和有效负载数据。多机架系统具有可伸缩性和鲁棒性,因为可以根据需要将附加或替换的线路和交换卡插入一个或另一个独立时钟的机架中,并且不需要统一的时钟树来同步互连中的活动,但是独立计时的货架。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号